全部分类
传感器,变送器
传感器,变送器
集成电路(IC)
集成电路(IC)
连接器,互连器件
连接器,互连器件
首页设计与方案SN74AUC1G80DCKR_TI(德州仪器)中文资料_英文资料_价格_PDF手册
SN74AUC1G80DCKR_TI(德州仪器)中文资料_英文资料_价格_PDF手册
2025-03-07 11:17:13
阅读量:25

SN74AUC1G80DCKR

单路正边沿触发式 D 型触发器

 

 

 

FEATURES

 

• Available in the Texas Instruments NanoFree™ Package

• Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation

• Ioff Supports Partial-Power-Down Mode Operation

• Sub-1-V Operable • Maxtpd of 1.9 ns at 1.8 V

• LowPowerConsumption, 10-µA Max ICC

• ±8-mAOutput Drive at 1.8 V

• Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II

• ESDProtection Exceeds JESD 22

– 2000-V Human-Body Model (A114-A)

– 200-V Machine Model (A115-A)

– 1000-V Charged-Device Model (C101)


13.png 

 

DESCRIPTION/ORDERING INFORMATION

 

This single positive-edge-triggered D-type flip-flop is operational at 0.8-V to 2.7-V VCC, but is designed specifically for 1.65-V to 1.95-V VCC operation.

 

When data at the data (D) input meets the setup time requirement, the data is transferred to the Q output on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input can be changed without affecting the levels at the outputs.

 

NanoFree™ package technology is a major breakthrough in IC packaging concepts, using the die as the package.

 

This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down.


            13-1.png

SN74AUC1G80DCKR 单路正边沿触发式 D 型触发器